2005 APS March Meeting
Monday–Friday, March 21–25, 2005;
Los Angeles, CA
Session J15: Focus Session: Strained Si and Other Semiconductors for Device Applications
11:15 AM–1:51 PM,
Tuesday, March 22, 2005
LACC
Room: 405
Sponsoring
Unit:
FIAP
Chair: Ya-Hong Xie, UCLA
Abstract ID: BAPS.2005.MAR.J15.1
Abstract: J15.00001 : Straining Si on Insulator
11:15 AM–11:51 AM
Preview Abstract
Abstract
Author:
Qi Xiang
(AMD)
Transistor scaling has been the primary factor driving mainstream
Si CMOS
performance improvement. Approaching the fundamental limits of
conventional
bulk transistor scaling makes it increasingly difficult to remain
on the
historic scaling trend. To solve the two major scaling issues,
namely
increases in transistor leakage and decrease in performance
improvement, new
materials and device architectures are demanded.
Two parallel developments in Si CMOS technology have created new
opportunities in the control of channel electrostatics and the
improvement
of channel transport, for leakage reduction and performance
enhancement. The
two developments are: silicon-on-insulator (SOI) and strained
channel. Due
to excellent channel electrostatics, SOI transistors are
considered very
scalable, with their architecture scaling from partially depleted
SOI for
the current generation to fully depleted variety for future
generations.
Appropriately applied strain to the device channel can~significantly
increase channel mobility, and consequently increase drive
current. Both
technologies can be incorporated into the CMOS device structure to
significantly improve its scalability and boost its performance.
In this paper, we will first describe how these two advances
allow further
scaling of CMOS, which include scalability improvement in SOI
devices and
performance enhancement by channel strain engineering. Of particular
interest is the strain engineering for SOI platforms, including
strained
substrates and process-induced strain, leading to
SiGe-on-insulator (SGOI),
strained-Si-on-insulator (SSOI), and other process-induced strain
techniques
based on SOI substrates. We will describe the formation of such
engineered
substrates, implementation of the strain-engineered processing,
as well as
their impact on MOSFET performance.
To cite this abstract, use the following reference: http://meetings.aps.org/link/BAPS.2005.MAR.J15.1